Rockchip
RK3036 Datasheet
Revision 0.8
Jun. 2014
Revision History
Date Revision Description
Release
2014-05-28 0.1 Initial
2014-06-12 0.2 Modified
2014-06-13 0.3 Review
2014-06-17 0.4 Update Pin description section
2014-06-25 0.6 Update
Table of Content
Table of Content (3)
Chapter 1 Introduction (6)
1.1 Overview (6)
1.2 Features (6)
1.2.1 Microprocessor (6)
1.2.2 Memory Organization (6)
1.2.3 Internal Memory (6)
1.2.4 External Memory or Storage device (7)
1.2.5 System Component (7)
1.2.6 Video CODEC (9)
1.2.7 HEVC Decoder (9)
1.2.8 JPEG CODEC (9)
1.2.9 Image Enhancement (9)
1.2.10 Graphics Engine (10)
1.2.11 Video OUT (10)
1.2.12 Audio Interface (11)
1.2.13 Connectivity (12)
1.2.14 Others (13)
1.3 Block Diagram (13)
Chapter 2 Package information (15)
2.1 Ordering information (15)
2.2 eLQFP176Dimension (15)
2.3 eLQFP176 Pin Number Order (16)
2.4 power/ground IO descriptions (19)
2.5 Function IO description (21)
2.6 IO pin name descriptions (28)
2.7 IO Type (31)
Chapter 3 Electrical Specification (33)
3.1 Absolute Maximum Ratings (33)
3.2 Recommended Operating Conditions (33)
3.3 Recommended Operating Frequency (34)
3.4 Electrical Characteristics for General IO (35)
3.5 Electrical Characteristics for PLL (35)
3.6 Electrical Characteristics for USB Interface (35)
3.7 Electrical Characteristics for DDR IO (36)
3.8 Electrical Characteristics for eFuse (36)
3.9 Electrical Characteristics for HDMI (36)
3.10 Electrical Characteristics for VDAC (36)
Figure Index
Fig. 1-1RK3036 Block Diagram (14)
Fig.2-1 RK3036 eLQFP176 Package Top View (16)
Fig.2-2 RK3036 eLQFP176 Package Side View (16)
Fig.2-3 RK3036 eLQFP176 Package Dimension (16)
Table Index
Table 2-1 RK3036 eLQFP176Pin Number Order Information (16)
Table 2-2RK3036 Power/Ground IO information for eLQFP176 (19)
Table 2-3RK3036 IO function description list (28)
Table 2-4RK3036 IO Type List (31)
Table 3-1RK3036 absolute maximum ratings (33)
Table 3-2RK3036 recommended operating conditions (33)
Table 3-3RK3036 DC Characteristics (34)
Table 3-4 Recommended operating frequency for PD_BUS domain (34)
Table 3-5RK3036 Electrical Characteristics for Digital General IO (35)
Table 3-6RK3036 Electrical Characteristics for PLL (35)
Table 3-7RK3036 Electrical Characteristics for USB Interface (35)
Table 3-8RK3036 Electrical Characteristics for DDR IO (36)
Table 3-9RK3036 Electrical Characteristics for eFuse (36)
Table 3-10RK3036 Electrical Characteristics for HDMI (36)
Table 3-11RK3036 Electrical Characteristics for VDAC (36)
Warranty Disclaimer
Rockchip Electronics Co.,Ltd makes no warranty, representation or guarantee (expressed, implied, statutory, or otherwise) by or with respect to anything in this document, and shall not be liable for any implied warranties of non-infringement, merchantability or fitness for a particular purpose or for any indirect, special or consequential damages.
Information furnished is believed to be accurate and reliable. However, Rockchip Electronics Co.,Ltd assumes no responsibility for the consequences of use of such information or for any infringement of patents or other rights of third parties that may result from its use.
Rockchip Electronics Co.,Ltd’s products are not designed, intended, or authorized for using as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Rockchip Electronics Co.,Ltd’s product could create a situation where personal injury or death may occur, should buyer purchase or use Rockchip Electronics Co.,Ltd’s products for any such unintended or unauthorized application, buyers shall indemnify and hold Rockchip Electronics Co.,Ltd and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, expenses, and reasonable attorney fees arising out of, either directly or indirectly, any claim of personal injury or death that may be associated with such unintended or unauthorized use, even if such claim alleges that Rockchip Electronics Co.,Ltd was negligent regarding the design or manufacture of the part.
Copyright and Patent Right
Information in this document is provided solely to enable system and software implementers to use Rockchip Electronics Co.,Ltd ’s products. There are no expressed or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.
Rockchip Electronics Co.,Ltd does not convey any license under its patent rights nor the rights of others.
Trademarks
Rockchip and Rockchip TM logo and the name of Rockchip Electronics Co.,Ltd’s products are trademarks of Rockchip Electronics Co.,Ltd. and are exclusively owned by Rockchip Electronics Co.,Ltd. References to other companies and their products use trademarks owned by the respective companies and are for reference purpose only.
Confidentiality
The information contained herein (including any attachments) is confidential. The recipient hereby acknowledges the confidentiality of this document, and except for the specific purpose, this document shall not be disclosed to any third party.
Reverse engineering or disassembly is prohibited.
ROCKCHIP ELECTRONICS CO.,LTD. RESERVES THE RIGHT TO MAKE CHANGES IN ITS PRODUCTS OR PRODUCT SPECIFICATIONS WITH THE INTENT TO IMPROVE FUNCTION OR DESIGN AT ANY TIME AND WITHOUT NOTICE AND IS NOT REQUIRED TO UNDATE THIS DOCUMENTATION TO REFLECT SUCH CHANGES.
Copyright ? 2014 Rockchip Electronics Co.,Ltd.
All rights reserved. No part of this publication may be reproduced, stored in a retrieval system, or transmitted in any form or by any means, electric or mechanical, by photocopying, recording, or otherwise, without the prior written consent of Rockchip Electronics Co.,Ltd.
Chapter 1Introduction
1.1Overview
RK3036 is a low power, high performance processor solution for OTT TV BOX, and other digital multimedia applications, and integrates dual-core Cortex-A7, with separate NEON coprocessor and 128KB L2 Cache.
Many embedded powerful hardware engines provide optimized performance for high-end application. RK3036 supports almost full-format 1080P H.264 decoder and H.265 decoder, high-quality JPEG decoder and special image preprocessor and postprocessor.
Embedded 3D GPU makes RK3036 completely compatible with OpenGL ES1.1 and 2.0,
OpenVG1.1 etc.
RK3036 has high-performance external memory interface (DDR3/DDR3L) capable of sustaining demanding memory bandwidths, also provides a complete set of peripheral interface to support very flexible applications.
1.2Features
1.2.1Microprocessor
●Dual-core ARM Cortex-A7 MPCore processor, a high-performance, low-power and cached
application processor.
●Full implementation of the ARM architecture v7-A instruction set, ARM Neon Advanced
SIMD (single instruction, multiple data) support for accelerated media and signal
processing computation.
●Superscalar, variable length, out-of-order pipeline with dynamic branch prediction,
8-stage pipeline.
●Include VFPv3 hardware to support single and double-precision add, subtract, divide,
multiply and accumulate, and square root operations.
●SCU ensures memory coherency between the two CPUs.
●Integrated 32KB L1 instruction cache, 32KB L1 data cache with 4-way set associative
●128KByte unified L2 Cache.
1.2.2Memory Organization
●Internal on-chip memory
?16KB BootRom
?8KB internal SRAM
●External off-chip memory①
?DDR3-1066/DDR3L-1066, 16bits data width, 2 ranks, totally 2GB(max) address
space, maximum address space for one rank is 1GB.
?Asynchronous Nand Flash(include LBA Nand), 8bits data width, 1 bank, 60bits ECC.
1.2.3Internal Memory
●Internal BootRom
?Size : 16KB
?Support system boot from the following device:
◆8bits Asynchronous Nand Flash
◆SPI Nand Flash
◆SPI Nor Flash
◆eMMC card
◆SD card
?Support system code download by the following interface:
◆USB OTG interface
?Support secure boot.
●Internal SRAM
?Size : 8KB
1.2.4External Memory or Storage device
●Dynamic Memory Interface (DDR3/DDR3L)
?Compatible with JEDEC standard DDR3/DDR3L SDRAM
?Data rates up to1066Mbps(533MHz) for DDR3/DDR3L
?Support up to 2 ranks (chip selects),maximum 1GB address space per rank
?data width is 8bbits or 16bits, software programmable
?Four host ports with 64bits/128bits AXI bus interface for system access, AXI bus clock
is asynchronous with DDR clock
?Programmable timing parameters to support DDR3/DDR3L SDRAM from various
vendor
?Advanced command reordering and scheduling to maximize bus utilization
?Low power modes, such as power-down and self-refresh for DDR3 /DDR3L SDRAM
?Programmable output and ODT impedance with dynamic PVT compensation
?Support one low-power work mode: power down DDR PHY and most of DDR IO except
two cs and cke output signals, make SDRAM still in self-refresh state to prevent data missing
●Nand Flash Interface
?Support asynchronous nand flash, each channel 8bits,1 bank
?Support configurable interface timing
?Embedded special DMA interface to do data transfer
?Also support data transfer together with PERI_DMAC in SoC system
●eMMC Interface
?Compatible with standard eMMC interface
?Support MMC4.5 protocol
?Provide eMMC boot sequence to receive boot data from external eMMC device
?Support CRC generation and error detection
?Embedded clock adjusting for high speed transfer
?Support block size from 1 to 65535Bytes
?Support 8bits data width with signal data rate or dual data rate
●SD/MMC Interface
?Compatible with SD3.0, MMC4.5
?Support FIFO over-run and under-run prevention by stopping card clock automatically
?Support CRC generation and error detection
?Embedded clock adjusting for high speed transfer
?Support block size from 1 to 65535Bytes
?Support 4bits data width signal data rate or dual data rate
●Serial Flash Controller(SFC)
?One on-chip SFC inside RK3036
?Support command/address/data x1/x2/x4 bits mode configurable
?Support 2 chip select
?Support connected to serial nor flash or serial nand flash
1.2.5System Component
●CRU (clock & reset unit)
?Support clock gating control for individual components inside RK3036
?One oscillator with 24MHz clock input and three embedded PLLs: ARM PLL, DDR PLL,
GENERAL PLL
?Support global soft-reset control for whole SOC, also individual soft-reset for every
components
●Timer
?Four on-chip 64bits Timers in SOC with interrupt-based operation
?Provide two operation modes: free-running and user-defined count
?Support timer work state checkable
?24MHz or pclk_peri for clock input selectable
●PWM
?Four on-chip PWMs with interrupt-based operation
?Programmable pre-scaled operation to bus clock and then further scaled
?Embedded 32-bit timer/counter facility
?Support capture mode
?Support continuous mode or one-shot mode
?Provides reference mode and output various duty-cycle waveform
●WatchDog
?32 bits watchdog counter width
?Counter clock is from APB bus clock
?Counter counts down from a preset value to 0 to indicate the occurrence of a timeout
?WDT can perform two types of operations when timeout occurs:
◆Generate a system reset
◆First generate an interrupt and if this is not cleared by the service routine by the
time a second timeout occurs then generate a system reset
?Programmable reset pulse length
?Totally 16 defined-ranges of main timeout period
●Bus Architecture
?128bit/64-bit/32-bit multi-layer AXI/AHB/APB composite bus architecture
?Five embedded AXI interconnect:
◆BUS interconnect
◆PERI interconnect
◆Display interconnect
◆GPU interconnect
◆VCODEC interconnect
?For each interconnect with AXI/AHB/APB composite bus, clocks for AXI/AHB/APB
domains are always synchronous, and different integer ratio is supported for them.
?Flexible different QoS solution to improve the utility of bus bandwidth
●Interrupt Controller
?Support 3 PPI interrupt source and 128 SPI interrupt sources input from different
components inside RK3036
?Support 16 software-triggered interrupts
?Input interrupt level is fixed, only high-level sensitive
?Two interrupt outputs (nFIQ and nIRQ) separately for each Cortex-A7, both are
low-level sensitive
?Support different interrupt priority for each interrupt source, and they are always
software-programmable
●DMAC
?Micro-code programming based DMA
?The specific instruction set provides flexibility for programming DMA transfers
?Linked list DMA function is supported to complete scatter-gather transfer
?Support internal instruction cache
?Embedded DMA manager thread
?Support data transfer types with memory-to-memory, memory-to-peripheral,
peripheral-to-memory
?Signals the occurrence of various DMA events using the interrupt output signals
?Mapping relationship between each channel and different interrupt outputs is
software-programmable
?One embedded DMA controller, PERI_DMAC is for peripheral system
?PERI_DMAC features:
◆8 channels totally
◆13 hardware request from peripherals
◆ 2 interrupt output
1.2.6Video CODEC
●Embedded memory management unit(MMU)
●Video Decoder
?Real-time video decoder of MPEG-1, MPEG-2, MPEG-4,H.263, H.264, RV, VP6/VP8,
Sorenson Spark, MVC
?Error detection and concealment support for all video formats
?Output data format is YUV420 semi-planar, and YUV400(monochrome) is also
supported for H.264
?H.264 up to HP level 5.2 : 1080p@30fps (1920x1088)③
?MPEG-4 up to ASP level 5 : 1080p@30fps (1920x1088)
?MPEG-2 up to MP : 1080p@30fps (1920x1088)
?MPEG-1 up to MP : 1080p@30fps (1920x1088)
576p@30fps (720x576)
?H.263 :
(1920x1088)
1080p@30fps
?Sorenson Spark :
(1920x1088)
1080p@30fps
?RV8/RV9/RV10
:
(1920x1088)
?VP6/VP8 :
1080p@30fps
1080p@30fps
(1920x1088)
?MVC :
?For H.264, image cropping not supported
?For MPEG-4,GMC(global motion compensation)not supported
?For MPEG-4 SP/H.263/Sorenson spark, using a modified H.264 in-loop filter to
implement deblocking filter in post-processor unit
1.2.7HEVC Decoder
●HEVC/H.265 decoder according to Main specification
●Support up to 1920x1088 (1080P@30fps) resolution
●Embedded memory management unit(MMU)
●Stream error detector (28 IDs)
●Internal 128k cache for bandwidth reduction
●Multi-clock domains and auto clock-gating design for power saving
1.2.8JPEG CODEC
●JPEG decoder
?Input JPEG file : YCbCr 4:0:0, 4:2:0, 4:2:2, 4:4:0, 4:1:1 and 4:4:4 sampling formats
?Output raw image : YCbCr 4:0:0, 4:2:0, 4:2:2, 4:4:0, 4:1:1 and 4:4:4 semi-planar
?Decoder size is from 48x48 to 8176x8176(66.8Mpixels)
?Support JPEG ROI(region of image) decode
?Maximum data rate④is up to 76million pixels per second
?Embedded memory management unit(MMU)
1.2.9Image Enhancement
●Image Post-Processor(embedded inside video decoder)
?Combined with HD video decoder and JPEG decoder, post-processor can read input
data directly from decoder output to reduce bus bandwidth
?Also work as a stand-alone mode, its input data is from image data stored in external
memory
?Input data format:
◆Any format generated by video decoder in combined mode
◆YCbCr4:2:0 semi-planar
◆YCbCr4:2:0 planar
◆YCbYCr 4:2:2
◆YCrYCb 4:2:2
◆CbYCrY 4:2:2
◆CrYCbY 4:2:2
?Output data format:
◆YCbCr4:2:0 semi-planar
◆YCbYCr 4:2:2
◆YCrYCb 4:2:2
◆CbYCrY 4:2:2
◆CrYCbY 4:2:2
◆Fully configurable ARGB channel lengths and locations inside 32bits, such as
ARGB8888,RGB565,ARGB4444 etc.
?Input image size:
◆Combined mode: from 48x48 to 8176x8176 (66.8Mpixels)
◆Stand-alone mode: width from 48 to 8176,height from 48 to 8176, and maximum
size limited to 16.7Mpixels
◆Step size is 16 pixels
?Output image size: from 16x16 to 1920x1088 (horizontal step size 8,vertical step size
2)
?Support image up-scaling:
◆Bicubic polynomial interpolation with a four-tap horizontal kernel and a two-tap
vertical kernel
◆Arbitrary non-integer scaling ratio separately for both dimensions
◆Maximum output width is 3x input width
◆Maximum output height is 3x input height
?Support image down-scaling:
◆Arbitrary non-integer scaling ratio separately for both dimensions
◆Unlimited down-scaling ratio
?Support YUV to RGB color conversion, compatible with BT.601-5, BT.709 and user
definable conversion coefficient
?Support dithering (Allegro dither algorithm ) for 4/5/6bit RGB channel precision
?Support RGB image contrast/brightness/color saturation adjustment
?Support image cropping & digital zoom only for JPEG or stand-alone mode
?Support picture in picture
?Support image rotation (horizontal flip, vertical flip, rotation 90,180 or 270 degrees)
1.2.10Graphics Engine
●3D Graphics Engine(GPU)
?High performance OpenGL ES1.1 and 2.0, OpenVG1.1 etc.
?Embedded 1 shader core with shared hierarchical tiler
?Separate vertex(geometry) and fragment(pixel) processing for maximum parallel
throughput
?Provide MMU and L2 Cache with 64KB size
1.2.11Video OUT
●Display Interface
?Display process
◆Background layer
programmable 24-bit color
◆Win0 (Video) layer
RGB888, ARGB888, RGB565, YCbCr422, YCbCr420, YCbCr444
Support virtual display
1/8 to 8 scaling-down and scaling-up engine
?Scale up using bicubic or bilinear
?Scale down using bilinear
? 1 Bicubic table: catrom
?coord 8bit, coe 8bit signed
◆Win1 (UI) layer:
RGB888, ARGB888, RGB565
Support virtual display
◆Hardware cursor:
8bpp
Support two sizes: 32x32,64x64
◆Overlay:
Win0/Win1 256 level alpha blending(support pre-multiplied alpha)
Win0/Win1 overlay position exchangeable
Win0/Win1 Transparency color key
Win0/Win1 global/per-pixel alpha
HWC 256 level alpha blending
HWC global/per-pixel alpha
?Others
◆Max output resolution: 1920x1080
◆Max scanning timing: 4096x4096
◆YcbCr2RGB(rec601-mpeg/rec601-jpeg/rec709)and RGB2YcbCr
◆Support BCSH function
◆QoS request signals
◆Bus address alignment
◆Embedded memory management unit(MMU)
●HDMI TX
?HDMI version 1.4a, HDCP revision 1.2 and DVI version 1.0 compliant transmitter
?Supports DTV from 480i to 1080i/p HD resolution
?Supports data rate from 25MHz, 1.65bps up to 3.4Gbps over a Single channel HDMI
?TMDS Tx Drivers with programmable output swing, resister values and pre-emphasis
?Digital video interface supports a pixel size of 24, 30, 36, 48bits color depth in RGB
?S/PDIF output supports PCM, Dolby Digital, DTS digital audio transmission
(32-192kHz Fs) using IEC60958 and IEC61937
?Multiphase 4MHz fixed bandwidth PLL with low jitter
?HDCP encryption and decryption engine contains all the necessary logic to encrypt the
incoming audio and video data
?Support HDMI LipSync if needed
?Lower power operation with optimal power management feature
?The EDID and CEC function are also supported
?Optional Monitor Detection supported through Hot Plug
?Support 8-channel I2S and 8-channel SPDIF input
●CVBS output
?10-bit Resolution
?PAL/NTSC encoding
?Programmable luma filter coefficient
?Programmable luma/chroma delay
?Programmable brightness/contrast
1.2.12Audio Interface
●I2S/PCM with 8ch
?Up to 8 channels (4xTX, 1xRX)
?Audio resolution from 16bits to 32bits
?Sample rate up to 192KHz
?Provides master and slave work mode, software configurable
?Support 3 I2S formats (normal, left-justified, right-justified)
?Support 4 PCM formats(early, late1, late2, late3)
?I2S and PCM mode cannot be used at the same time
●SPDIF
?Support 8 channels audio stream
?Support two 16-bit audio data store together in one 32-bit wide location
?Support biphase format stereo audio data output
?Support 16 to 31 bit audio data left or right justified in 32-bit wide sample data buffer
?Support 16, 20, 24 bits audio data transfer in linear PCM mode
?Support non-linear PCM transfer
●Audio CODEC
?24bit DAC with 95dB SNR
?Support Line-out
?Support Mono, Stereo, 5.1 HiFi channel performance
?Integrated digital interpolation and decimation filter.
?Sampling rate of 8kHz/12kHz/16kHz/24kHz/32kHz/44.1KHz/48KHz/96KHz
?Optional fractional PLL available that support 6MHz to 20MHz clock input to any clock
1.2.13Connectivity
●SDIO interface
?Embedded one SDIO interface
?Compatible with SDIO 3.0 protocol
?4bits data bus width
●EMAC 10/100M Ethernet Controller
?IEEE802.3u compliant Ethernet Media Access Controller(MAC)
?Support only RMII(Reduced MII) mode
?10Mbps and 100Mbps compatible
?Automatic retry and automatic collision frame deletion
?Full duplex support with flow-control
?Address filtering(broadcast, multicast, logical, physical)
●SPI Controller
?One on-chip SPI controller inside RK3036
?Support serial-master and serial-slave mode, software-configurable
?DMA-based or interrupt-based operation
?Embedded two 32x16bits FIFO for TX and RX operation respectively
?Support 2 chip-selects output in serial-master mode
●UART Controller
?Three on-chip UART controllers inside RK3036
?DMA-based or interrupt-based operation
?For all UART, two 64Bytes FIFOs are embedded for TX/RX operation respectively
?Support 5bit,6bit,7bit,8bit serial data transmit or receive
?Standard asynchronous communication bits such as start, stop and parity
?Support different input clock for UART operation to get up to 4Mbps or other special
baud rate
?Support non-integer clock divides for baud clock generation
●I2C controller
?Three on-chip I2C controllers in RK3036
?Multi-master I2C operation
?Support 7bits and 10bits address mode
?Software programmable clock frequency and transfer rate up to 400Kbit/s in the fast
mode
?Serial 8bits oriented and bidirectional data transfers can be made at up to 100Kbit/s
in the standard mode
●GPIO
?All of GPIOs can be used to generate interrupt to Cortex-A7
?The pull direction(pullup or pulldown) for all of GPIOs are software-programmable
?All of GPIOs are always in input direction in default after power-on-reset
?The drive strength is not software-programmable, determined by the GPIO type;
except special GPIOs for HDMI iomux
●USB Host2.0
?Compatible with USB Host2.0 specification
?Supports high-speed(480Mbps), full-speed(12Mbps) and low-speed(1.5Mbps) mode
?Provides 16 host mode channels
?Support periodic out channel in host mode
●USB OTG2.0
?Compatible with USB OTG2.0 specification
?Supports high-speed(480Mbps), full-speed(12Mbps) and low-speed(1.5Mbps) mode
?Support up to 9 device mode endpoints in addition to control endpoint 0
?Support up to 6 device mode IN endpoints including control endpoint 0
?Endpoints 1/3/5/7 can be used only as data IN endpoint
?Endpoints 2/4/6 can be used only as data OUT endpoint
?Endpoints 8/9 can be used as data OUT and IN endpoint
?Provides 9 host mode channels
1.2.14Others
●eFuse
?One 256bits high-density electrical Fuse, organized as 32x8bits
?Program 1-bit each time in program mode
?Read 8-bit each time in read mode
?Three operation modes: program mode, read mode, inactive mode
●Package Type
?eLQFP176(body: 20mm x 20mm; pin pitch: 0.4mm)
Notes:
① : DDR3/DDR3L are not used simultaneously
②: In RK3036, Video decoder and HEVC are not used simultaneously
③: Actual maximum frame rate will depend on the clock frequency and system bus performance
④: Actual maximum data rate will depend on the clock frequency and JPEG compression rate
1.3Block Diagram
The following diagram shows the basic block diagram for RK3036.
Fig. 1-1RK3036 Block Diagram
Chapter 2Package information 2.1Ordering information
Orderable Device RoHS
status
Package Package
Qty
Device special
feature
RK3036Pb-Free eLQFP176Dual Core AP
2.2eLQFP176Dimension
Fig.2-1 RK3036 eLQFP176 Package Top View
Fig.2-2 RK3036 eLQFP176 Package Side View
Fig.2-3 RK3036 eLQFP176 Package Dimension
2.3eLQFP176 Pin Number Order
Table 2-1 RK3036 eLQFP176Pin Number Order Information
Pin Index Pin Name Pin
Index
Pin Name
1 DDR_A0 88 CVDD6
2 DDR_A2 89 CVDD7
3 DDR_A5 90
GPIO1_D0/FLASH_D0/EMMC_D0/SFC_SIO0 4 DDR_A9 91
GPIO1_D1/FLASH_D1/EMMC_D1/SFC_SIO1
5 DDR_A13 92 GPIO1_D2/FLASH_D2/EMMC_D2/SFC_SIO2
6 DDR_A
7 93 GPIO1_D3/FLASH_D3/EMMC_D3/SFC_SIO3
7 DDR_ODT1 94 GPIO1_D4/FLASH_D4/EMMC_D4/SPI_RXD 8 DDR_DQ10 95 GPIO1_D5/FLASH_D5/EMMC_D5/SPI_TXD 9 DDR_DQ8 96 GPIO1_D6/FLASH_D6/EMMC_D6/SPI_CSN0
10 DDR_VDD1 97 GPIO1_D7/FLASH_D7/EMMC_D7/SPI_CSN1
11 DDR_DQS1 98 VCCIO3
12 DDR_DQS1_N 99 GPIO2_A0/FLASH_ALE/SPI_CLK 13 CVDD1 100 GPIO2_A1/FLASH_CLE/EMMC_CLK 14 DDR_DQ14 101 GPIO2_A2/FLASH_WRN/SFC_CSN0 15 DDR_DQ12 102 GPIO2_A3/FLASH_RDN/SFC_CSN1
16 DDR_DQ15 103 GPIO2_A4/FLASH_RDY/EMMC_CMD/SFC_CL K
17 DDR_DQ13 104 GPIO2_A6/FLASH_CS0 18 DDR_VDD2 105
CVDD8 19 DDR_DQ9 106 NPOR
20 DDR_DM1 107 GPIO1_C5/SDMMC0_D3/JTAG_TMS 21 DDR_DQ11 108 GPIO1_C4/SDMMC0_D2/JTAG_TCK 22 PLL_VCCIO 109 GPIO1_C3/SDMMC0_D1/UART2_TX 23 APLL_DVDD11 110 GPIO1_C2/SDMMC0_D0/UART2_RX 24 VCCIO1 111 GPIO1_C1/SDMMC0_DET 25 XIN24M 112 GPIO1_C0/SDMMC0_CLKO 26 XOUT24M 113 GPIO1_B7/SDMMC0_CMD 27 EFUSE 114 VCCIO4
28 GPIO2_B0 115 GPIO0_B6/SDMMC1_D3/I2S1_SCLK 29 TEST 116 GPIO0_B5/SDMMC1_D2/I2S1_SDI 30 GPIO2_C6/UART1_RX 117 GPIO0_B4/SDMMC1_D1/I2S1_LRCK_TX 31 GPIO2_C7/UART1_TX 118 GPIO0_B3/SDMMC1_D0/I2S1_LRCK_RX 32 GPIO1_B0/HDMI_CEC 119 GPIO0_B1/SDMMC1_CLKO/I2S1_MCLK 33 GPIO1_B3/HDMI_HPD 120 GPIO0_B0/SDMMC1_CMD/I2S1_SDO 34 GPIO1_B2/HDMI_SCL 121
GPIO0_D3/IR 35 GPIO1_B1/HDMI_SDA 122 GPIO0_D2
36 CVDD2 123
GPIO1_A0/I2S_MCLK 37 USB1_DP 124 CVDD9
GPIO1_A3/I2S_LRCK_TX
38 USB1_DM 125
39 USB_AVDD33 126
GPIO1_A2/I2S_LRCK_RX/PWM0
40 USB_DVDD11 127 GPIO1_A1/I2S_SCLK
41 USB_EXTR 128 GPIO1_A5/I2S_SDI
42 USB0_VBUS 129 GPIO1_A4/I2S_SDO0
GPIO2_D6/I2S_SDO1
43 USB0_DM 130
GPIO2_D5/I2S_SDO2
44 USB0_DP 131
45 HDMI_AVDD33 132 GPIO2_D4/I2S_SDO3
46 HDMI_EXTR 133 GPIO0_C1/UART0_RX
GPIO0_C0/UART0_TX
47 HDMI_VSS 134
48 HDMI_DVDD1V1_1 135 GPIO0_C3/UART0_CTSN
49 HDMI_TX3N 136
GPIO0_C2/UART0_RTSN
50 HDMI_TX3P 137 CVDD11
51 HDMI_TX0N 138 DDR_DQ2
52 HDMI_TX0P 139 DDR_DQ0
53 HDMI_DVDD1V1_2 140 DDR_VDD3
54 HDMI_TX1N 141 DDR_DQS0
55 HDMI_TX1P 142 DDR_DQS0_N
56 HDMI_DVDD1V1_3 143 DDR_DQ6
57 HDMI_TX2N 144 DDR_DQ4
58 HDMI_TX2P 145 DDR_DQ7
59 HDMI_DVDD1V1_4 146 DDR_DQ5
60 VDAC_IOUTP 147 DDR_VDD4
61 VDAC_AVDD 148 DDR_DQ1
62 VDAC_IREF 149 DDR_DM0
63 CODEC_AVSS 150 DDR_DQ3
64 CODEC_AOR 151 DDR_VDD5
65 CODEC_AVDD 152 DDR_A8
66 CODEC_VCM 153 DDR_A6
67 CODEC_AOL 154 DDR_A14 68 CVDD3 155 DDR_A15 69 GPIO2_C3/MAC_TXD0 156
DDR_A11 70 GPIO2_C2/MAC_TXD1 157
DDR_A1 71 GPIO2_C1/MAC_RXD0 158
DDR_A4 72 GPIO2_C0/MAC_RXD1 159 DDR_A12 73 GPIO2_D1/MAC_MDC 160
CVDD10 74 GPIO2_B7/MAC_RXER 161
DDR_BA1
75 GPIO2_B6/MAC_CLK_IN/MAC_CLK_O
UT 162 DDR_BA0
76 VCCIO2 163 DDR_A10 77 GPIO2_B5/MAC_TXEN 164
DDR_CKE 78 GPIO2_B4/MAC_MDIO 165
DDR_ODT0 79 GPIO2_B2/MAC_CRS 166
DDR_CLK_N 80 GPIO0_A1/PWM2/I2C0_SDA 167
DDR_CLK 81 GPIO0_A0/PWM1/I2C0_SCL 168
DDR_VDD6 82 GPIO2_C4/I2C2_SDA 169
DDR_RASN 83 GPIO2_C5/I2C2_SCL 170
DDR_CASN 84 GPIO0_D4/SPDIF 171
DDR_CSN1 85 GPIO0_A2/I2C1_SCL 172
DDR_CSN0 86 GPIO0_A3/I2C1_SDA 173 DDR_WEN
87 CVDD4 174 DDR_BA2
175 DDR_A3
176 DDR_VDD7
2.4 power/ground IO descriptions
Table 2-2RK3036 Power/Ground IO information for eLQFP176
Group Pin# ( eLQFP176)
Descriptions GND ePad Internal Core Ground,
Digital IO Ground,
Analog IO Ground
CVDD
13, 36, 68, 87, 88, 89, 105, 124, 160 Internal Core Power Digital GPIO Power VCCIO 24, 76, 98, 114, 137 GPIO Power
DDR_VDD 10, 18, 140, 147, 151,
168, 176
DDR3 Digital IO Power
APLL_DVDD11 23 ARM PLL Analog Power
DPLL_DVDD11 23 DDR PLL Analog Power
PLL_VCCIO 22
PLL
Power USB_DVDD11 40 USB OTG2.0/Host2.0 Digital Power USB_AVDD33 39 USB OTG2.0/Host2.0 Analog Power CODEC_AVDD 65 Audio Codec Analog Power
CODEC_AVSS 63 Audio Codec Analog Ground
HDMI_VSS 47
HDMI
Analog
Ground HDMI_AVDD33 45
HDMI
Power
HDMI_DVDD1V1_1 48 HDMI
Power
HDMI_DVDD1V1_2 53 HDMI
Power
HDMI_DVDD1V1_3 56 HDMI
Power
HDMI_DVDD1V1_4 59 HDMI
Power
VDAC_AGND ePad Video DAC Analog Ground
VDAC_AVDD 61 Video DAC Analog Power